完善资料让更多小伙伴认识你,还能领取20积分哦, 立即完善>
嗨,
我为sdram dq busin ucf设置了drive = 8ma,并发现信号有过冲,这可能是我的电路板问题的原因。 如果我没有在ucf中指定任何驱动器,那么默认驱动器强度是多少? 请注意,没有使用DCI作为没有足够的引脚,我的sdram运行在~50Mhz,我觉得DCI是没有必要的。 谢谢, 加斯。 以上来自于谷歌翻译 以下为原文 Hi, I set the drive = 8ma for sdram dq bus in ucf, and find there is overshoot on the signal, which may be the cause of my board issue. what's the default drive strength if I don't specified any drive in ucf? note there is no DCI used as no enough pins and my sdram runs at ~50Mhz, under which I think DCI is not necessary. Thanks, Gauz. |
|
相关推荐
4个回答
|
|
嗨,
您使用的是Xilinx MIG IP还是控制器? 驱动强度取决于您的IO标准,请参考Spartan-3 FPGA的selectIO用户指南,或者如果您实施设计而不添加驱动强度约束,我认为您可以在FPGA编辑器中看到它。 我不认为你需要50MHz的DCI。 请运行IBIS模拟以了解信号特征。 问候, Vanitha。 -------------------------------------------------- -------------------------------------------请在发布前进行谷歌搜索, 您可能会找到相关信息。请留下帖子 - “接受为解决方案”,如果提供的信息有用且回复,请给予赞誉 以上来自于谷歌翻译 以下为原文 Hi, Are you using Xilinx MIG IP or your controller? The drive strength depends on your IO standard, please refer selectIO user guide for Spartan-3 FPGA or if you implement the design with out adding the drive strength constraint I think you can see it in FPGA editor. I do not think you need DCI for 50MHz. Please run IBIS simulations to know the signal characteristics. Regards, Vanitha. --------------------------------------------------------------------------------------------- Please do google search before posting, you may find relavant information. Mark the post - "Accept as solution" and give kudos if information provided is helpful and reply oriented |
|
|
|
你好
您可以在以下链接中找到与此主题相关的更多信息,您可以根据这些链接调整驱动器强度值 http://forums.xilinx.com/t5/General-Technical-Discussion/How-can-I-know-whether-drive-strength-is-enough/td-p/290235 http://forums.xilinx.com/t5/Spartan-Family-FPGAs/the-impact-of-the-drive-strength-on-the-rise-time/td-p/343071 问候, Vanitha。 -------------------------------------------------- -------------------------------------------请在发布前进行谷歌搜索, 您可能会找到相关信息。请留下帖子 - “接受为解决方案”,如果提供的信息有用且回复,请给予赞誉 以上来自于谷歌翻译 以下为原文 Hi You can find more info related to this topic in below links based on which you can tweak your drive strength value http://forums.xilinx.com/t5/General-Technical-Discussion/How-can-I-know-whether-drive-strength-is-enough/td-p/290235 http://forums.xilinx.com/t5/Spartan-Family-FPGAs/the-impact-of-the-drive-strength-on-the-rise-time/td-p/343071 Regards, Vanitha. --------------------------------------------------------------------------------------------- Please do google search before posting, you may find relavant information. Mark the post - "Accept as solution" and give kudos if information provided is helpful and reply oriented |
|
|
|
PCB设计中可能存在一些信号完整性问题(尤其是阻抗不匹配)。
如果您不使用DCI,您可能需要终止。 请参阅用户指南(两个Xilinx SDRAM)推荐 _______________________________________________如果有助于解决您的查询,请将此帖子标记为“接受为解决方案”。 因此,它将有助于其他论坛用户直接参考答案。如果您认为该信息有用且面向答复,请给予此帖子称赞。 以上来自于谷歌翻译 以下为原文 There could be some Signal Integrity problem (especially impedance mismatching) in PCB design. If you do not use DCI you may need terminations . Please folow the user guides(Both Xilinx SDRAM) recomendations ________________________________________________ Please mark this post as an "Accept as solution" in case if it helped to resolve your query. So that it will help to other forum users to directly refer to the answer. Give kudos to this post in case if you think the information is useful and reply oriented. |
|
|
|
我为sdram dq busin ucf设置了drive = 8ma,并发现信号有过冲,这可能是我的电路板问题的原因。
我敢打赌,当在信号轨迹的不同点探测信号时,你会看到过冲幅度的差异。 重要的波形是负载引脚上的波形,而不是信号驱动器或两者之间的任何点。 此外,您的示波器探头可能很有助于超调的*外观*。 如果在弯曲或松开示波器探头引线时波形形状发生变化,这表明您的测量技术会影响测量。 如果我没有在ucf中指定任何驱动器,那么默认驱动器强度是多少? 从一个设计师到另一个设计师,请不要依赖默认的驱动强度。 为所有IO引脚明确分配驱动强度和边沿速率。 另外,请记住,驱动强度(和输出阻抗)的容差变化很大,可达-50%到+ 100%。 请注意,没有使用DCI作为没有足够的引脚,我的sdram运行在~50Mhz,我觉得DCI是没有必要的。 请注意,时钟信号的信号完整性问题对工作频率完全不敏感。 错误的时钟边沿或双时钟将导致您的设计在*任何*时钟频率下失败。 - 鲍勃埃尔金德 签名:新手的自述文件在这里:http://forums.xilinx.com/t5/New-Users-Forum/README-first-Help-for-new-users/td-p/219369总结:1。 阅读手册或用户指南。 你读过手册了吗? 你能找到手册吗?2。 搜索论坛(并搜索网页)以寻找类似的主题。 不要在多个论坛上发布相同的问题。 不要在别人的主题上发布新主题或问题,开始新的主题!5。 学生:复制代码与学习设计不同.6“它不起作用”不是一个可以回答的问题。 提供有用的详细信息(请与网页,数据表链接).7。 您的代码中的评论不需要支付额外费用。 我没有支付论坛帖子的费用。 如果我写一篇好文章,那么我一无所获。 以上来自于谷歌翻译 以下为原文 I set the drive = 8ma for sdram dq bus in ucf, and find there is overshoot on the signal, which may be the cause of my board issue. I would wager that you will see differences in overshoot amplitude when probing the signal at different points in the signal trace. The waveform which matters is the waveform at the load pin(s), not the signal driver or any point in between the two. Also, your scope probe may very well be contributing to the *appearance* of overshoot. If the waveform shape changes when you curl or uncurl the scope probe leads, this is a good sign that your measurement technique can affect the measurements. what's the default drive strength if I don't specified any drive in ucf? From one designer to another, please do not rely on default drive strength. Assign drive strength and edge rate explicitly for all IO pins. Also, keep in mind that tolerances on drive strength (and output impedance) are widely variable, as much as -50% to +100%. note there is no DCI used as no enough pins and my sdram runs at ~50Mhz, under which I think DCI is not necessary. Please note that signal integrity problems with clock signals are entirely insensitive to operating frequency. A false clock edge, or double-clocking, will cause your design to fail at *any* clock frequency. -- Bob Elkind SIGNATURE: README for newbies is here: http://forums.xilinx.com/t5/New-Users-Forum/README-first-Help-for-new-users/td-p/219369 Summary: 1. Read the manual or user guide. Have you read the manual? Can you find the manual? 2. Search the forums (and search the web) for similar topics. 3. Do not post the same question on multiple forums. 4. Do not post a new topic or question on someone else's thread, start a new thread! 5. Students: Copying code is not the same as learning to design. 6 "It does not work" is not a question which can be answered. Provide useful details (with webpage, datasheet links, please). 7. You are not charged extra fees for comments in your code. 8. I am not paid for forum posts. If I write a good post, then I have been good for nothing. |
|
|
|
只有小组成员才能发言,加入小组>>
2429 浏览 7 评论
2830 浏览 4 评论
Spartan 3-AN时钟和VHDL让ISE合成时出现错误该怎么办?
2298 浏览 9 评论
3378 浏览 0 评论
如何在RTL或xilinx spartan fpga的约束文件中插入1.56ns延迟缓冲区?
2468 浏览 15 评论
有输入,但是LVDS_25的FPGA内部接收不到数据,为什么?
1294浏览 1评论
请问vc707的电源线是如何连接的,我这边可能出现了缺失元件的情况导致无法供电
592浏览 1评论
求一块XILINX开发板KC705,VC707,KC105和KCU1500
455浏览 1评论
2010浏览 0评论
736浏览 0评论
小黑屋| 手机版| Archiver| 电子发烧友 ( 湘ICP备2023018690号 )
GMT+8, 2024-12-27 06:10 , Processed in 1.413469 second(s), Total 84, Slave 67 queries .
Powered by 电子发烧友网
© 2015 bbs.elecfans.com
关注我们的微信
下载发烧友APP
电子发烧友观察
版权所有 © 湖南华秋数字科技有限公司
电子发烧友 (电路图) 湘公网安备 43011202000918 号 电信与信息服务业务经营许可证:合字B2-20210191 工商网监 湘ICP备2023018690号