完善资料让更多小伙伴认识你,还能领取20积分哦, 立即完善>
你好,
当导入和现有的ISE项目进入planahead时,我收到一些严重的警告。 我试图为我的项目创建一个平面图。 令我非常困惑的一件事是,如果我去ISE>用户约束>布局规划区域逻辑,它打开项目就好了,导入微型灯很好,但是用这种方法我无法编译或查看布局规划器本身的时间来制作 根据需要调整我的pblocks,除非有一个我缺少的方法。 如果我自己打开planahead,并使用新项目>导入的项目创建一个新项目并选择我的ise项目,并运行综合我收到以下两个严重警告,我通过其他方法打开时没有收到: [EDIF 96]无法解析在文件'main.ngc'中定义的非原始黑盒子单元'microblaze_sys',实例化为'Inst_microblaze_sys'。 [Designutils 977]找不到ref fast_clock。 此参考不会读取UCF文件d: Cosmiac Local Floorplan CubeSat CubeSat.srcs sources_1 ip fast_clock fast_clock example_design fast_clock_exdes.ucf。 我尝试使用floorplanner约束的这个项目的主要部分是microblaze_sys。 我仍然能够右键单击并选择绘制pblock,但是我所拥有的问题是估计的物理资源列表没有填充因此我不知道我需要什么切片编号brams数字等以便在芯片上绘制区域 。 我已经读过这是一个已知的bug,可以安全地被忽略,但因为那个列表没有填充忽略它会引起其他问题,我不知道如何解决 以上来自于谷歌翻译 以下为原文 Hello, I am getting a few critical warnings when importing and existing ISE project into planahead. Im attempting to create a floorplan for my project. One thing that is greatly confusing me is if i go to ISE > User Constraints > Floorplan Area Logic it opens the project just fine, importing the microblaze just fine, however with this method i can not compile or look at timing in floorplanner itself to make adjustments as needed with my pblocks, unless there is a method that i am missing. If i open planahead on its own, and create a new project using the new project > imported project and select my ise project, and run synthesis i recieve the two following critical warnings that i do not recieve when opening via the other method: [EDIF 96] Could not resolve non-primitive black box cell 'microblaze_sys' defined in file 'main.ngc' instantiated as 'Inst_microblaze_sys'. [Designutils 977] Could not find ref fast_clock. The UCF file d:CosmiacLocalFloorplanCubeSatCubeSat.srcssources_1ipfast_clockfast_clockexample_designfast_clock_exdes.ucf will not be read for this ref. The main part of this project i am trying to constrain using floorplanner is the microblaze_sys. I am still able to right click and select draw pblock, however the issue im having is that the estimated physical resources list is no populating so i do not know what slice number brams number etc that i need in order to draw the area on the chip. I have read that this is a known bug and can safely be ignored, but because that list is not populating ignoring it gives rise to other problems that I do not know how to solve |
|
相关推荐
2个回答
|
|
cosmiac,
如果您将此帖发布在论坛的“设计工具”部分,我想您会收到更好的回复。 该区域专用于Xilinx开发板和套件。 -------------------------------------------------- -----------------------不要忘记回答,kudo,并接受为解决方案.------------- -------------------------------------------------- ---------- 以上来自于谷歌翻译 以下为原文 cosmiac, I think you would receive a better response to this post if you posted it in the Design Tools section of the forum. This area is dedicated to Xilinx Boards and Kits. ------------------------------------------------------------------------- Don’t forget to reply, kudo, and accept as solution. ------------------------------------------------------------------------- |
|
|
|
我看到这个问题已经被带到了它所属的设计规划论坛。
以上来自于谷歌翻译 以下为原文 I see that this issue has already been taken to the Design Planning forum where it belongs. |
|
|
|
只有小组成员才能发言,加入小组>>
2378 浏览 7 评论
2793 浏览 4 评论
Spartan 3-AN时钟和VHDL让ISE合成时出现错误该怎么办?
2260 浏览 9 评论
3334 浏览 0 评论
如何在RTL或xilinx spartan fpga的约束文件中插入1.56ns延迟缓冲区?
2426 浏览 15 评论
有输入,但是LVDS_25的FPGA内部接收不到数据,为什么?
751浏览 1评论
请问vc707的电源线是如何连接的,我这边可能出现了缺失元件的情况导致无法供电
537浏览 1评论
求一块XILINX开发板KC705,VC707,KC105和KCU1500
361浏览 1评论
753浏览 0评论
1955浏览 0评论
小黑屋| 手机版| Archiver| 电子发烧友 ( 湘ICP备2023018690号 )
GMT+8, 2024-11-20 09:18 , Processed in 1.093630 second(s), Total 50, Slave 44 queries .
Powered by 电子发烧友网
© 2015 bbs.elecfans.com
关注我们的微信
下载发烧友APP
电子发烧友观察
版权所有 © 湖南华秋数字科技有限公司
电子发烧友 (电路图) 湘公网安备 43011202000918 号 电信与信息服务业务经营许可证:合字B2-20210191 工商网监 湘ICP备2023018690号