赛灵思
直播中

孔喆

8年用户 209经验值
私信 关注
[问答]

即使处于相同的时钟区域,Vivado也会抛出错误“BUFG和IO在不同的时钟区域”

我在vivado 2016.3中看到了以下地方的错误
错误:[放置30-675]支持全局时钟的IO引脚和BUFG对的次优放置。如果此子设计可接受此子优化条件,则可以使用.xdc文件中的CLOCK_DEDICATED_ROUTE约束降级此消息
警告
但是,强烈建议不要使用此覆盖。
这些示例可以直接在.xdc文件中使用,以覆盖此时钟规则。
FPGA_clk_rtc_IBUF_inst / IBUFCTRL_INST(IBUFCTRL.O)被锁定到IOB_X1Y136
fpga_clk_rtc_IBUF_BUFG_inst(BUFGCE.I)由clockplacer临时放置在BUFGCE_X0Y67上
上述错误可能与其他连接的实例有关。
以下是一份清单
所有相关的时钟规则及其各自的实例。
时钟规则:rule_bufgce_bufg_conflict
状态:通过
规则描述:一对中只有2个可用站点中的一个(BUFGCE或BUFGCE_DIV / BUFGCTRL)可以是
同时使用
fpga_clk_rtc_IBUF_BUFG_inst(BUFGCE.O)由clockplacer临时放置在BUFGCE_X0Y67上
解决方案:如果出现以下情况,可以使用两者之间的专用路由路径:(a)具有全局时钟功能的IO(GCIO)位于支持GCIO的站点上(b)BUFG与GCIO位于同一设备组中
销。
必须同时满足上述两个条件,否则可能导致时钟插入延迟时间更长且更不可预测。请查看设备中BUFG和IO的放置情况

以上来自于谷歌翻译


以下为原文

I am seeing the the below place error in vivado 2016.3

ERROR: [Place 30-675] Sub-optimal placement for a global clock-capable IO pin and BUFG pair.If this sub optimal condition is acceptable for this design, you may use the CLOCK_DEDICATED_ROUTE constraint in the .xdc file to demote this message to a WARNING. However, the use of this override is highly discouraged. These examples can be used directly in the .xdc file to override this clock rule.< set_property CLOCK_DEDICATED_ROUTE FALSE [get_nets fpga_clk_rtc_IBUF_inst/O] >fpga_clk_rtc_IBUF_inst/IBUFCTRL_INST (IBUFCTRL.O) is locked to IOB_X1Y136fpga_clk_rtc_IBUF_BUFG_inst (BUFGCE.I) is provisionally placed by clockplacer on BUFGCE_X0Y67The above error could possibly be related to other connected instances. Following is a list of all the related clock rules and their respective instances.Clock Rule: rule_bufgce_bufg_conflictStatus: PASS Rule Description: Only one of the 2 available sites (BUFGCE or BUFGCE_DIV/BUFGCTRL) in a pair can beused at the same timefpga_clk_rtc_IBUF_BUFG_inst (BUFGCE.O) is provisionally placed by clockplacer on BUFGCE_X0Y67Resolution: A dedicated routing path between the two can be used if: (a) The global clock-capable IO (GCIO) is placed on a GCIO capable site (b) The BUFG is placed in the same bank of the device as the GCIO pin. Both the above conditions must be met at the same time, else it may lead to longer and less predictable clock insertion delays.Please look into the placing of the BUFG and IO in the device


回帖(9)

赵雪培

2018-11-9 11:50:24
@ anjaneyulu.challa9,
你能分享post opt dcp来调试这个问题吗?
--Syed
--------------------------------------------------
-------------------------------------------请注意 - 请标记答案
如果提供的信息有用,请“接受为解决方案”。给予您认为有用并回复导向的帖子。感谢Kudos .------------------------
--------------------------------------------------
-------------------

以上来自于谷歌翻译


以下为原文

@anjaneyulu.challa9,
 
Can you share the post opt dcp to debug the issue?
 
--Syed
---------------------------------------------------------------------------------------------
Kindly note- Please mark the Answer as "Accept as solution" if information provided is helpful.

Give Kudos to a post which you think is helpful and reply oriented.
---------------------------------------------------------------------------------------------
举报

张梅

2018-11-9 12:01:27
嗨,@ anjaneyulu.challa9,你可以参考AR66659 first.https://www.xilinx.com/support/answers/66659.html
--------------------------------------------------
-----------------------不要忘记回答,kudo,并接受为解决方案.-------------
--------------------------------------------------
----------

以上来自于谷歌翻译


以下为原文

Hi, @anjaneyulu.challa9 ,
You can refer to AR66659 first.
https://www.xilinx.com/support/answers/66659.html-------------------------------------------------------------------------
Don't forget to reply, kudo, and accept as solution.
-------------------------------------------------------------------------
举报

何秀珍

2018-11-9 12:14:33
@honghI已经通过了AR。
这里的问题是BUFG和IO都已经在同一个时钟区域,所以AR没有解决这个问题

以上来自于谷歌翻译


以下为原文

@hongh I have already gone through the AR. The problem here is both BUFG and IO are already in the same clock region so the AR do not address this
举报

张梅

2018-11-9 12:23:17
嗨,@ anjaneyulu.challa9,您的设计的详细包装信息是什么?
--------------------------------------------------
-----------------------不要忘记回答,kudo,并接受为解决方案.-------------
--------------------------------------------------
----------

以上来自于谷歌翻译


以下为原文

Hi, @anjaneyulu.challa9 ,
What's the detailed package info for your design?

-------------------------------------------------------------------------
Don't forget to reply, kudo, and accept as solution.
-------------------------------------------------------------------------
举报

更多回帖

发帖
×
20
完善资料,
赚取积分